mirror of
https://github.com/espressif/binutils-gdb.git
synced 2025-06-23 03:29:47 +08:00
sim: microblaze: enable some basic trace points
This isn't super complete, but it's useful enough as-is.
This commit is contained in:
@ -1,3 +1,9 @@
|
||||
2021-05-04 Mike Frysinger <vapier@gentoo.org>
|
||||
|
||||
* interp.c (sim_engine_run): Call TRACE_INSN.
|
||||
(INSTRUCTION): Likewise.
|
||||
* microblaze.isa (addi): Call TRACE_REGISTER.
|
||||
|
||||
2021-05-04 Mike Frysinger <vapier@gentoo.org>
|
||||
|
||||
* interp.c: Include sim-syscall.h.
|
||||
|
@ -168,6 +168,7 @@ sim_engine_run (SIM_DESC sd,
|
||||
{
|
||||
insts += 1;
|
||||
bonus_cycles++;
|
||||
TRACE_INSN (cpu, "HALT (%i)", RETREG);
|
||||
sim_engine_halt (sd, NULL, NULL, NULL_CIA, sim_exited, RETREG);
|
||||
}
|
||||
else
|
||||
@ -176,6 +177,7 @@ sim_engine_run (SIM_DESC sd,
|
||||
{
|
||||
#define INSTRUCTION(NAME, OPCODE, TYPE, ACTION) \
|
||||
case NAME: \
|
||||
TRACE_INSN (cpu, #NAME); \
|
||||
ACTION; \
|
||||
break;
|
||||
#include "microblaze.isa"
|
||||
|
@ -110,6 +110,7 @@ INSTRUCTION(addi,
|
||||
INST_TYPE_RD_RA_IMM,
|
||||
CARRY = C_calc(RA, IMM, 0);
|
||||
RD = RA + IMM;
|
||||
TRACE_REGISTER (cpu, "r%i = r%i + %i", rd, ra, IMM);
|
||||
C_wr(CARRY);
|
||||
PC += INST_SIZE)
|
||||
|
||||
|
Reference in New Issue
Block a user