d7deed257c
* mips-dis.c (print_insn_arg): Add prototype.
...
(_print_insn_mips): Ditto.
1996-09-11 04:26:58 +00:00
30b1724cc8
* mips-dis.c (print_insn_arg): Print condition code registers as
...
$fccN.
1996-09-09 18:27:10 +00:00
eb5c28e173
* v850-dis.c (disassemble): Make static. Provide prototype.
1996-09-03 18:05:25 +00:00
09478dc331
* v850-dis.c (disassemble): Handle insertion of ',', '[' and
...
']' characters into the output stream.
* v850-opc.c (v850_opcodes: Remove size field from all opcodes.
Add "memop" field to all opcodes (for the disassembler).
Reorder opcodes so that "nop" comes before "mov" and "jr"
comes before "jarl".
Should give us a functional disassembler.
1996-08-31 22:00:45 +00:00
e05cae190b
* v850-dis.c (print_insn_v850): Properly handle disassembling
...
a two byte insn at the end of a memory region when the memory
region's size is only two byte aligned.
1996-08-31 21:21:27 +00:00
a5f2a4e50e
* v850-dis.c (v850_cc_names): Fix stupid thinkos.
1996-08-31 21:10:43 +00:00
502535cff7
* v850-dis.c (v850_reg_names): Define.
...
(v850_sreg_names, v850_cc_names): Likewise.
(disassemble): Very rough cut at printing operands (unformatted).
One step at a time.
* v850-opc.c (BOP_MASK): Fix.
(v850_opcodes): Fix mask for jarl and jr.
Bugs exposed by disassembler testing.
1996-08-31 20:56:05 +00:00
ba39d3dde1
* v850-dis.c: New file. Skeleton for disassembler support.
...
* Makefile.in Remove v850 references, they're not needed here
and they weren't being sanitized away.
* configure.in: Add v850-dis.o when building v850 toolchains.
* configure: Rebuilt.
* disassemble.c (disassembler): Call v850 disassembler.
Skeleton support for V850 disassembler.
1996-08-31 19:20:28 +00:00
b219416478
* v850-opc.c (insert_d8_7, extract_d8_7): New functions.
...
(insert_d8_6, extract_d8_6): New functions.
(v850_operands): Rename D7S to D7; operand for D7 is unsigned.
Rename D8 to D8_7, use {insert,extract}_d8_7 routines.
Add D8_6.
(IF4A, IF4B): Use "D7" instead of "D7S".
(IF4C, IF4D): Use "D8_7" instead of "D8".
(IF4E, IF4F): New. Use "D8_6".
(v850_opcodes): Use IF4A/IF4B for sld.b/sst.b. Use IF4C/IF4D for
sld.h/sst.h. Use IF4E/IF4F for sld.w/sst.w.
So we can assemble sst/sld instructions correctly.
1996-08-31 18:23:02 +00:00
c6b9c13532
* v850-opc.c (insert_d16_15, extract_d16_15): New functions.
...
(v850_operands): Change D16 to D16_15, use special insert/extract
routines. New new D16 that uses the generic insert/extract code.
(IF7A, IF7B): Use D16_15.
(IF7C, IF7D): New. Use D16.
(v850_opcodes): Use IF7C and IF7D for ld.b and st.b.
1996-08-31 17:43:28 +00:00
fb8c25a3e4
* v850-opc.c (insert_d9, insert_d22): Slightly improve error
...
message. Issue an error if the branch offset is odd.
1996-08-31 17:23:49 +00:00
69ae4b82dc
* v850-opc.c: Add notes about needing special insert/extract
...
for all the load/store insns, except "ld.b" and "st.b".
So we don't forget!
1996-08-31 07:32:01 +00:00
574b9cb3d3
* v850-opc.c (insert_d22, extract_d22): New functions.
...
(v850_operands): Use insert_d22 and extract_d22 for
D22 operands.
(insert_d9): Fix range check.
1996-08-31 07:28:22 +00:00
d44b697b78
* v850-opc.c (v850_operands): Add V850_OPERAND_SIGNED flag
...
and set bits field to D9 and D22 operands.
1996-08-31 01:04:39 +00:00
e9ebb36451
* v850-opc.c (v850_operands): Define SR2 operand.
...
(v850_opcodes): "ldsr" uses R1,SR2.
ldsr is kinda weird.
1996-08-30 19:44:42 +00:00
e7f3e5fbbf
* v850-opc.c (v850_opcodes): Fix opcode specs for
...
sld.w, sst.b, sst.h, sst.w, and nop.
1996-08-29 17:11:13 +00:00
e7dd77751d
* v850-opc.c (v850_opcodes): Add null opcode to mark the
...
end of the opcode table.
For the simulator
1996-08-28 21:56:03 +00:00
d3edb57f12
* v850-opc.c (v850_operands): Define EP operand.
...
(IF4A, IF4B, IF4C, IF4D): Use EP.
1996-08-23 20:55:15 +00:00
18c97701b4
* v850-opc.c (v850_opcodes): Fix opcode numbers for "mov"
...
with immediate operand, "movhi". Tweak "ldsr".
More fixes.
1996-08-23 20:27:25 +00:00
fb6da8680e
* v850-opc.c (v850_opcodes): Get ld.[bhw] and st.[bhw]
...
correct. Get sld.[bhw] and sst.[bhw] closer.
1996-08-23 19:32:41 +00:00
38c7a4504d
* v850-opc.c (v850_operands): "not" is a two byte insn.
1996-08-23 19:12:05 +00:00
6c1fc4d3fa
* v850-opc.c (v850_opcodes): Correct bit pattern for setf.
1996-08-23 18:58:57 +00:00
9ab069eadc
* v850-opc.c (v850_operands): D16 inserts at offset 16!
1996-08-23 18:27:43 +00:00
b1e897a97d
* v850-opc.c (two): Get order of words correct.
1996-08-23 18:17:31 +00:00
9ad8ddf1bd
* v850-opc.c (v850_operands): I16 inserts at offset 16!
...
Should get immediate 16bit operands into the right place
1996-08-23 17:52:00 +00:00
e41c99bd11
* v850-opc.c (v850_operands): Add "SR1" and "SR2" for system
...
register source and destination operands.
(v850_opcodes): Use SR1 and SR2 for "ldsr" and "stsr".
More parsing fixes.
1996-08-23 17:35:11 +00:00
c262d7d8f4
* v850-opc.c (v850_opcodes): Fix thinko in "jmp" opcode. Fix
...
same thinko in "trap" opcode.
1996-08-23 17:09:28 +00:00
85b5201342
* v850-opc.c (v850_opcodes): Fix thinko in "jmp" opcode.
1996-08-23 17:07:21 +00:00
280d40df39
* v850-opc.c (v850_opcodes): Add initializer for size field
...
on all opcodes.
1996-08-23 16:40:15 +00:00
4be84c4951
* v850-opc.c (v850_operands): D6 -> DS7. References changed.
...
Add D8 for 8-bit unsigned field in short load/store insns.
(IF4A, IF4D): These both need two registers.
(IF4C, IF4D): Define. Use 8-bit unsigned field.
(v850_opcodes): For "sld.h", "sld.w", "sst.h", "sst.w", use
IF4C & IF4D. For "trap" use I5U, not I5. Add IF1 operand
for "ldsr" and "stsr".
* v850-opc.c (v850_operands): 3-bit immediate for bit insns
is unsigned.
Fixing up the parser again.
1996-08-23 15:41:30 +00:00
3c72ab7035
* v850-opc.c (v850_operansd): 3-bit immediate for bit insns
...
is unsigned.
1996-08-23 06:56:44 +00:00
cc6e50b5b2
* v850-opc.c (v850_opcodes): Correct short store half (sst.h) and
...
short store word (sst.w).
1996-08-23 06:27:37 +00:00
69463cbb2b
* v850-opc.c (v850_operands): Added insert and extract fields,
...
pointers to functions that handle unusual operand encodings.
1996-08-23 00:00:18 +00:00
9c201b1fab
* v850-opc.c (v850_opcodes): Enable "trap".
1996-08-22 23:08:03 +00:00
0bdf3144c6
* v850-opc.c (v850_opcodes): Fix order of displacement
...
and register for "set1", "clr1", "not1", and "tst1".
1996-08-22 07:06:13 +00:00
7c8157dd48
* v850-opc.c (v850_operands): Add "B3" support.
...
(v850_opcodes): Fix and enable "set1", "clr1", "not1"
and "tst1".
1996-08-22 02:08:02 +00:00
fed1d21fc0
* v850-ope.c ("jmp"): R1 is only operand.
1996-08-22 01:39:22 +00:00
b10e29f4b8
* v850-opc.c: Close unterminated comment.
...
Something -Wall caught.
1996-08-22 00:46:47 +00:00
6bc33c7fa5
* v850-opc.c: Add flags field to struct v850_operands, add move
...
opcodes to opcode table.
1996-08-22 00:35:28 +00:00
6d1e1ee875
* Makefile.in (ALL_MACHINES): Add v850-opc.o.
...
* configure: (bfd_v850v_arch) Add new case.
* configure.in: (bfd_v850_arch) Add new case.
* v850-opc.c: New file.
1996-08-20 21:45:02 +00:00
5751b0d72d
* sparc-dis.c (print_insn_sparc): Handle little endian sparcs.
1996-08-19 22:22:11 +00:00
a952ea1cb8
* mpw-make.sed: Update editing of include pathnames to be
...
more general.
1996-08-15 20:13:38 +00:00
375d76efcc
Wed Aug 14 17:00:04 1996 Richard Henderson <rth@tamu.edu>
...
* alpha-opc.c (EV4EXTHWINDEX): Field width should be 8 not 5.
1996-08-15 00:01:21 +00:00
ed36b6cd33
Mon Aug 12 14:30:37 1996 Martin M. Hunt <hunt@pizza.cygnus.com>
...
* d10v-opc.c (d10v_opcodes): Minor fixes to addi and bl.l.
1996-08-12 21:32:03 +00:00
cff827d7df
Fri Aug 9 13:21:59 1996 Martin M. Hunt <hunt@pizza.cygnus.com>
...
* d10v-opc.c (d10v_opcodes): Correct 'mv' unit entry to EITHER.
1996-08-09 20:25:12 +00:00
0f38eaa09f
Thu Aug 8 12:43:52 1996 Klaus Kaempf <kkaempf@progis.de>
...
* makefile.vms: Update for alpha-opc changes.
1996-08-08 16:45:05 +00:00
484c464505
* i386-dis.c (print_insn_i386): Actually return the correct value.
...
(ONE, OP_ONE): #ifdef out; not used.
1996-08-07 15:56:13 +00:00
c5e1996f55
Fri Aug 2 17:47:03 1996 Martin M. Hunt <hunt@pizza.cygnus.com>
...
* d10v-opc.c (d10v_operands): Added 2 accumulator sub instructions.
Changed subi operand type to treat 0 as 16.
1996-08-03 00:49:00 +00:00
82e8213e4e
* m68k-opc.c: Add cpushl for the mcf5200. From Ken Rose
...
<rose@netcom.com>.
1996-07-31 20:22:50 +00:00
50569deeb5
Wed Jul 31 14:39:27 1996 James G. Smith <jsmith@cygnus.co.uk>
...
* arm-opc.h: (arm_opcodes): Added halfword and sign-extension
memory transfer instructions. Add new format string entries %h and %s.
* arm-dis.c: (print_insn_arm): Provide decoding of the new
formats %h and %s.
1996-07-31 13:43:51 +00:00